LINE OPERATED VARIABLE VOLTAGE POWER SUPPLY

By

Cesar Mejia
Feroze Akbar Butt
Kevin Funkhouser

Final Report for ECE 445, Senior Design, Spring 2023

TA: Matthew Qi

3 May 3, 2023

Project No. 53
Abstract

This report presents the design and implementation of a line operated variable voltage power supply that is relatively low cost, accurate, and safe. The power supply utilizes switched-mode conversion for high efficiency and power factor correction, and includes subsystems for isolated input rectification, DC-DC conversion, microcontroller unit, and hardware. The output voltage should be adjustable from 5V to 25V at 50W, with less than 1% total deviation under full load and a power factor greater than 0.9. The design meets IEC 61000-3-2 standards for harmonic current and addresses common issues with low-cost bench power supplies such as drift, inaccurate readings, and lack of basic protection.
# Contents

1. Introduction ................................................................................................................. 5
   1.1 Problem ..................................................................................................................... 5
   1.2 Solution ...................................................................................................................... 5
   1.3 Visual Aid .................................................................................................................. 5
   1.4 High Level Requirements ......................................................................................... 5
   1.5 Block Diagram .......................................................................................................... 6
2 Design .............................................................................................................................. 7
   2.1 Design Procedures .................................................................................................... 7
      2.1.1 Isolated Input Rectification & Power Factor Correction ................................. 7
      2.1.2 DC-DC Converter ............................................................................................. 7
      2.1.3 Microcontroller Unit ......................................................................................... 8
      2.1.4 Case and Hardware ......................................................................................... 9
   2.2 Design Details .......................................................................................................... 9
      2.2.1 Isolated Input Rectification & Power Factor Correction ................................. 9
      2.2.2 DC-DC Converter ............................................................................................. 10
      2.2.3 Microcontroller Unit ......................................................................................... 12
      2.2.4 Case and Hardware ......................................................................................... 13
3. Design Verification ......................................................................................................... 14
   3.1 Isolated Input Rectification & Power Factor Correction ........................................ 14
   3.2 DC-DC Converter ................................................................................................... 15
   3.3 Microcontroller Unit ............................................................................................... 15
4. Costs and Schedule ....................................................................................................... 17
   4.1 Parts .......................................................................................................................... 17
   4.2 Labor ......................................................................................................................... 18
   4.3 Schedule ................................................................................................................... 19
5. Conclusion ..................................................................................................................... 20
   5.1 Accomplishments ................................................................................................. 20
   5.2 Uncertainties ......................................................................................................... 20
   5.3 Ethical considerations ............................................................................................. 20
   5.4 Future Work ............................................................................................................ 20
References ......................................................................................................................... 21
Appendix A  Requirement and Verification Table ................................................................. 23
Appendix B Schedule ........................................................................................................... 1
1. Introduction

1.1 Problem
Many low-cost bench power supplies are noisy with bad accuracy and are sometimes unsafe. Even the top positive reviews of Amazon’s best-selling bench power supply (Kungber 30V 10A) [1] have serious complaints about its performance, such as drift, inaccurate display readings, excessive voltage error, and outright failure. Low-cost bench supplies with poor power factors inject harmonics into the power lines, and their switching noise and other distortions can disrupt precision circuits. Additionally, basic protections are sometimes lacking, leading to unsafe conditions that could damage the supply, the circuit, or the user.

1.2 Solution
We intend to build a line operated variable voltage power supply that is relatively low cost. To provide for low cost, isolation, and high efficiency, switched mode conversion will be used to correct the power factor, as well as to ultimately transform the voltage from line levels down to the selected voltages while providing for the output error specifications. Its subsystems will include isolated input rectification & power factor correction, DC-DC conversion, microcontroller unit, and case & hardware. Its output should be adjustable from 5V to 25V at 50W, at less than 1% total deviation under a static full load, with PF > 0.9 while meeting IEC 61000-3-2 standards for harmonic current.

1.3 Visual Aid

![Power Supply Image]

**Figure 1-Power Supply**

1.4 High Level Requirements
To consider our project successful, our power supply must fulfill the following requirements:

1. The power factor for the device will be greater than 0.9.
2. The device will meet or exceed IEC 61000-3-2 standards for harmonic current.
3. The device will deliver 5V - 25V at 50W with 1% accuracy to a static load across the whole voltage range.
1.5 Block Diagram

Figure 2 - System Block Diagram
2 Design

2.1 Design Procedures

2.1.1 Isolated Input Rectification & Power Factor Correction

The current proposed system entails an EMI filter followed by a line voltage step down transformer, which feeds a full bridge rectifier followed by a boost power factor corrector. The rectified output is then boosted to a high voltage DC (HVDC) intermediate bus at 55Vdc, which is later switched down to output levels. There are a variety of chips that can control a boost converter for PFC use, such as the UCC28180. The full bridge can be a simple packaged component or individual general-purpose diodes. The step-down transformer, while inelegant, provides us with immediate galvanic isolation while lowering the HVDC rail voltage. This allows us to avoid isolated DC-DC switching topologies, which have degraded performance generally due to optocoupler limitations. Additionally, inductors are much more varied and cheaper off the shelf, whereas transformer choice is more particular - this could save us from having to use a custom transformer or winding our own. It is of note that there is a power switch and fuse “upstream” of this subsystem. This circuit should meet IEC 61000-3-2 standards for line harmonic current. This subsystem will have a chip regulator to deliver power to control circuitry. When looking at the circuitry of this subsystem we will be using Fig. 3 taken from Texas Instrument [2]. We will of course make sure to have a transformer between the EMI filter and the four-bridge circuit to isolate the system.

![Typical Application Schematic](image)

**Figure 3-Boost Power Factor Correction Controller**

2.1.2 DC-DC Converter

This regulated converter will transform from 55Vdc down to the desired voltage. The proposed topology is a single phase synchronous buck converter due to its simplicity and efficiency. Control circuitry will entail a PWM controller and compensation system. The system is compensated with a Type III compensation according to [8], yielding a 10kHz error amplifier
bandwidth with critically damped transient response. The PWM generator will be designed using topology in [5], with OPA2388 and TLV9032 replacing the operational amplifiers and comparators respectively. The converter must also be able to enable and disable the output on command. This will be accomplished with a solid-state relay, controlled by TPS3050 switch controller. This subsystem will have a chip regulator to deliver power to control circuitry. The following topology for the buck converter will be used and will be adapted from the Texas Instruments [3]. Figure 4 displays the schematic of the buck converter with its controller - notably, each component of the output LC filter is represented by a pair of six-pin jumpers.

![Figure 4-DC-DC Converter](image)

### 2.1.3 Microcontroller Unit

The microcontroller unit must be able to process the temperature, the current sense, the voltage selection, and the output enable input signals. It must output a SPI bitstream for the DAC, encoded voltage and current display data, an output enable/disable signal to the DC-DC converter, and outputs to the indicator LEDs. We have chosen an Atmega 328p microcontroller [4] for this
purpose because of its familiarity, ease of use, and generous GPIO and ADC inputs. This subsystem will have a chip regulator to deliver power to the MCU.

2.1.4 Case and Hardware

This instrument will need to be operable. It will need to have a case with adequate venting and heatsink capabilities, a three prong plug with strain relief, a fused input, and a power switch. Shielding will be investigated. It will also need to have simple displays to tell real time voltage and current conditions. There must be a dial or buttons to select voltage and output enable, and banana plugs or other connectors for power, ground, and earth. There must be LED indications for ‘output active’ and ‘fault condition’ signals. The case must be adequately grounded if applicable.

2.2 Design Details

2.2.1 Isolated Input Rectification & Power Factor Correction

The isolated input rectification consists of a double tapped center transformer at the input that steps down the 120 VAC down to 28.6 Vrms. It is then rectified using a full bridge rectifier and boosted to a high voltage at 55V. The boosting is controlled by a UCC28180 TI chip that is also provided for power factor compensation. The UCC28180 chip has 8 pins and provides active power factor correction, low current distortion and excellent high voltage regulation of boost preregulators in AC-Dc applications. The controller can operate in 100-W to few kw range which in our use is boosting to 55V at 100W. The programmable frequency is operable between 18 KHz to 250KHz in our case we operate at 117KHz. Our boost inductor is rated at 56uH and can provide a duty cycle of 0.331 with a current ripple of 2.09A and can withstand a peak current of 6.94A. Our switching element is a standard n-transistor with a gate to source voltage of 15.2V provided by the UCC28180. Our total FET loss is 2.56W and an appropriate heat sink was provided. A current sense resistor of 0.02 ohms is provided to compensate for when the inductor current is at soft overcurrent threshold. Our output capacitor is 6800uf and rated for 80V and provides an output voltage peak-peak ripple of less than 5%. The following schematic below is our circuit schematic in KiCad.
2.2.2 DC-DC Converter

The DC-DC Converter must meet specifications in both ripple, DC offset, and stability to be able to deliver proper amounts of current at the specified output voltages. To maintain continuous conduction mode under heavy loads, a large power inductor retrieved from scrap was arbitrarily chosen, tested for physical parameters and current handling capabilities, and tested in simulations to ensure proper ripple specifications. A 178uH, 15A toroidal inductor was chosen. Once this was done, a capacitor was determined in simulation to be the closest 10% preferred value to that which would yield 0.1% voltage ripple at 5V, 10A. A 47uF, 100V electrolytic capacitor was chosen for this purpose. Ripple current on the capacitor is limited to below 250 mAmps, meeting ripple specifications. Simulations indicated no more that 0.2% voltage ripple across the output range. Stability was suggested based upon dominant pole compensation simulations, though the actual proposed topology was not fully simulated – we expected experimental verification through use of vector analyzers and reference material in figures 6 and 7 to be fruitful.
Figure 6-Type III Voltage Mode Compensation

\[ A_{VM} = \frac{\omega_c}{A_{VC} \cdot \omega_o} \]

\[ R_{COMP} = A_{VM} \cdot R_{FBT} \]

\[ C_{FF} = \frac{1}{\omega_{FZ} \cdot R_{FBT}} \]

\[ C_{COMP} = \frac{1}{\omega_{ZA} \cdot R_{COMP}} \]

\[ C_{HF} = \frac{1}{\omega_{HF} \cdot R_{COMP}} \]

- Choose a value for \( R_{FBT} \) based on the bias current and power dissipation.
- Pick a target bandwidth; typically, \( f_{SW}/10 \): \( \omega_c = 2 \cdot \pi \cdot f_c \).
- Find \( A_{VM} \) to achieve the target bandwidth.
- Set \( \omega_{ZA} \) and \( \omega_{FZ} \) equal to the output-filter complex conjugate pole \( \omega_0^* \); \( \omega_{ZA} = \omega_{FZ} = \omega_0^* \).
- Set \( \omega_{FF} \) equal to the output-filter zero, \( \omega_z^* \); \( \omega_{FP} = \omega_z^* \).
- Set \( \omega_{HF} \) equal to half the switching frequency: \( \omega_{HF} = 2 \cdot \pi \cdot f_{SW}/2 \).

Figure 7-Type III Compensation Component Selection Methodology
2.2.3 Microcontroller Unit

The microcontroller subsystem consists of the ATmega328p chip, a voltage regulator, a LTC2630ACSC6-LZ12 Digital to Analog Converter (DAC), two 74hc595 shift registers, and buttons for power and for setting the voltage. It also has indicator LEDs for power and for a fault signal. Finally, it has connections to current and thermal signals and an AVR ISP header for programming. The schematic for the Microcontroller PCB is shown below.

In the figure above, the ATmega328p chip is powered by a voltage regulator that delivers 5V to it. The chip enables or disables the DC-DC buck converter using an output enable signal, which is generated based on the current and thermal sense signals as well as the status of the power button. The voltage is set using the voltage up and down buttons. Interrupts are set for these two buttons so that the MCU does not have to continuously check for the voltage state. The voltage data is sent over to the DC-DC converter via the LTC2630ACSC6-LZ12 DAC using SPI protocol. This specific DAC was chosen due to its high level of resolution and accuracy, and because its operating voltage being between 2.7 and 5.5V.[10]. The schematic also features 2 shift registers which are there to expand the number of GPIO pins of the ATmega328p chip. This allows us to use just a few pins to display 3 digits of both voltage and current data on a 7-segment display board such as the LDQM516RI. Pictured below is the high-level flowchart which provides a visual representation of the code’s logical flow.
2.2.4 Case and Hardware

Our case and hardware are intended to hold all PCBs together intact. We have a separate enclosure for our step-down transformer as well as appropriate plug extensions and a switch to turn the transformer on and off. A display as well as dials and banana plugs are intended for the user to know what the output voltage is and to be able to plug into an external circuit.

Figure 9-Flowchart for MCU code
3. Design Verification

Our line operated variable voltage power supply utilizes switched-mode conversion for high efficiency, isolation, and correction of the power factor and harmonic distortion.

Figure 10-Line Operated Variable Voltage Power Supply Prototype

3.1 Isolated Input Rectification & Power Factor Correction

Two of our high-level requirements were intended to be met by this subsystem. However, we encountered problems with our gate signal that would not appropriately boost and cause us to operate in DCM. When we replaced the shunt resistor connected to Vsense we allowed our gate signal to generate a PWM waveform. However, shortly after there was an inrush of current that led our output capacitor to fail. The high voltage we operated at made it difficult to debug when the circuit was on and check for what was not working. We did end up using a variac for a soft start and found that the gate signal failed to provide a PWM waveform for low voltage which is not supposed to happen. However, we were able to verify that our input and output were galvanically isolated by the step-down transformer, and we confirmed this via a continuity tester to verify that the windings were isolated. A couple of things we would change is to have an output capacitor with a higher rated voltage, this would give us more leeway when testing our circuit and figuring out why we were boosting so much. Some other components in our circuit were not appropriately rated as well due to smoke coming from certain components like Risense. We would reorder certain components with the appropriate rated values if we had to start over. Using the variac during debugging we found that we could boost to a higher voltage however we were only able to operate in DCM.
3.2 DC-DC Converter
Ultimately, an acceptable DC-DC Converter PCB did not arrive on time. Therefore, verifications are limited to simulations. We can observe the ripple specifications to see that they are met. We can observe that at 5V, 10A, there is approximately 6.7mV of output voltage ripple expected. This is much less than the requisite 50mV. This output can meet specifications across the whole output range.

3.3 Microcontroller Unit
The requirements of the microcontroller unit were difficult to verify due to the lack of the DC-DC converter. Both the voltage selection and the output enable signal required the DC-DC converter to interface with. The voltage selection SPI bitstream was not able to be verified but the
output enable/disable signal was verified using an LED labelled as J6 in the PCB schematic given in Figure 8. The current and thermal overload signals were also successfully processed by the MCU. These overload conditions were simulated using signal generators. The following snippet of code was used to test these signals.

```c
int currentSense = analogRead(A6);
int thermalSense = analogRead(A7);

// Check if current sense and thermal sense values are within the acceptable range
if (currentSense < 500 && thermalSense < 500) { // 0-1024 500 ~ 2.5V
    digitalWrite(OE_PIN, HIGH);
} else {
    digitalWrite(OE_PIN, LOW);
}
```

Here A6 and A7 are the analog input pins that correspond to the current and thermal sense signals respectively. An arbitrary threshold of 500 was set which equates to roughly 2.44V. In the equation below, the 5V is the reference voltage and the range of the ADC is 0 to 1023 bits.

\[
((5V/1024) \times 500) = 2.44V
\] (1)
4. Costs and Schedule

4.1 Parts

Table I: Total Cost of Components

<table>
<thead>
<tr>
<th>Description</th>
<th>Part Number</th>
<th>Price</th>
<th>Quantity</th>
<th>Extended Price</th>
</tr>
</thead>
<tbody>
<tr>
<td>Switching Controllers CURR MDE PWM CNTRLR FWD FLYBCK APPS</td>
<td>NCP1252BDR2G</td>
<td>$0.94</td>
<td>2</td>
<td>$1.88</td>
</tr>
<tr>
<td>PFC boost controller IC</td>
<td>UCC28180</td>
<td>$1.056</td>
<td>2</td>
<td>$2.11</td>
</tr>
<tr>
<td>Microcontroller chip</td>
<td>ATMega328p</td>
<td>$3.08</td>
<td>3</td>
<td>$9.24</td>
</tr>
<tr>
<td>Single 12-/10-/8-Bit Rail-to-Rail DACs with Integrated Reference in SC70</td>
<td>LTC2630ACSC6-LZ12</td>
<td>$6.54</td>
<td>2</td>
<td>$13.08</td>
</tr>
<tr>
<td>Temperature sensor</td>
<td>NTE7225</td>
<td>$1.79</td>
<td>5</td>
<td>$8.95</td>
</tr>
<tr>
<td>Voltage Regulator</td>
<td>LM7805</td>
<td>$1.65</td>
<td>3</td>
<td>$4.95</td>
</tr>
<tr>
<td>Shift registers</td>
<td>SN74HC595N</td>
<td>$0.67</td>
<td>3</td>
<td>$2.01</td>
</tr>
<tr>
<td>LED (green)</td>
<td>754-1731-ND</td>
<td>$0.37</td>
<td>2</td>
<td>$0.74</td>
</tr>
<tr>
<td>Power button</td>
<td>RF1-1A-DC-2-R-1</td>
<td>$1.26</td>
<td>2</td>
<td>$2.52</td>
</tr>
<tr>
<td>Description</td>
<td>Part Number</td>
<td>Quantity</td>
<td>Cost</td>
<td></td>
</tr>
<tr>
<td>---------------------------</td>
<td>--------------</td>
<td>----------</td>
<td>-------</td>
<td></td>
</tr>
<tr>
<td>Tactile switches</td>
<td>1825910-6</td>
<td>5</td>
<td>$0.65</td>
<td></td>
</tr>
<tr>
<td>SMPS Controller IC</td>
<td>TEA1892TS/1H</td>
<td>2</td>
<td>$2.32</td>
<td></td>
</tr>
<tr>
<td>100 Ω resistor</td>
<td>CFR-50JB-52-100R</td>
<td>10</td>
<td>$1.10</td>
<td></td>
</tr>
<tr>
<td>1kΩ resistor</td>
<td>CFR-25JB-52-1K</td>
<td>10</td>
<td>$1.00</td>
<td></td>
</tr>
<tr>
<td>10kΩ resistor</td>
<td>CFR-50JB-52-10K</td>
<td>10</td>
<td>$1.10</td>
<td></td>
</tr>
<tr>
<td>100kΩ resistor</td>
<td>CFR-50JB-52-100K</td>
<td>10</td>
<td>$1.10</td>
<td></td>
</tr>
<tr>
<td>0.1 µF capacitor</td>
<td>C320C104J5R5TA7301</td>
<td>10</td>
<td>$4.90</td>
<td></td>
</tr>
<tr>
<td>10 µF capacitor</td>
<td>C322C106K3R5TA</td>
<td>10</td>
<td>$7.90</td>
<td></td>
</tr>
<tr>
<td>0.33 µF capacitor</td>
<td>C322C334Z5U5TA</td>
<td>10</td>
<td>$4.60</td>
<td></td>
</tr>
<tr>
<td>Diode</td>
<td>1N4935-T</td>
<td>10</td>
<td>$2.10</td>
<td></td>
</tr>
<tr>
<td>EMI filter</td>
<td>DSS1NB31H473Q91A</td>
<td>2</td>
<td>$0.96</td>
<td></td>
</tr>
<tr>
<td>7-segment display</td>
<td>LDQM516RI</td>
<td>3</td>
<td>$27.24</td>
<td></td>
</tr>
<tr>
<td>Molex connector 1x8</td>
<td>WM4117-ND</td>
<td>4</td>
<td>$2.84</td>
<td></td>
</tr>
<tr>
<td>Molex connector 1x2</td>
<td>900-0022232021-ND</td>
<td>7</td>
<td>$1.47</td>
<td></td>
</tr>
<tr>
<td>Jumper wires</td>
<td>1568-1513-ND</td>
<td>1</td>
<td>$2.10</td>
<td></td>
</tr>
</tbody>
</table>

4.2 Labor
Each member in the group expects a salary of $40/hr × 2. 5 × 56hr = $5600. If we include every team member that number is equal to $5600 × 3 = $16,800.
Total cost of components = $106.86

Total cost = combined labor cost + total cost of components = $16,800 + $106.86

= $16906.86

4.3 Schedule
See Appendix B for schedule.
5. Conclusion

5.1 Accomplishments
We were able to meet some of our requirements and verifications. For example, we were able to galvanically isolate our input and output via a transformer. We also used a relay for the converter to respond to the MCU signal to enable and disable the output. We also had adequate case and hardware for our step-down transformer. The MCU was also able to respond to the current sense signal and the thermal sense signals to produce and display a fault condition signal.

5.2 Uncertainties
We debugged the Boost PFC Controller circuit for any unusual circuit characteristics. We found that at a low voltage we were able to boost, however our gate signal would not provide a PWM waveform and was not able to regulate the output voltage. For this reason, we suspect that when we turned on the transformer an inrush of current flowed through Risense which made it go up in smoke. Our output was boosted to a voltage higher than what the capacitor was rated for and made it blow. We used a variac to control the input voltage and found we operated in DCM. The MCU was also able to appropriately determine and display an output enable signal based on the circuit conditions and the output enable button.

5.3 Ethical considerations
We would like to reiterate the importance of ethics and safety in our project. Working with high voltage requires proper training and caution. As such, all members of our team underwent high voltage safety training. When testing at high voltages, we ensured that we took proper safety precautions such as covering the circuit with a plastic box to prevent any arcs. We ensured that the input and output was galvanically isolated. Furthermore, we implemented a slow start during our testing by using a variac. This helped prevent any damage to us as well as the circuitry. We used heatsinks for components that were prone to heating and as mentioned earlier, we were able to successfully implement a relay subsystem which would disconnect the output if a fault signal was to be detected. The specifications of the device were also properly measured, characterized, and accurately reported so that the user can operate within a safe and predictable region. Additionally, to respect and credit the work which helped us build our project, we will cite our sources. Citing our sources as well as accurately reporting specifications falls under IEEE Code of Ethics I.5 [7].

5.4 Future work
Future work includes ordering, assembling, and verifying the DC-DC Converter, updating the PFC board with appropriately rated traces and components, and integrating the microcontroller system to the DC-DC converter.
References

https://www.amazon.com/Kungber-Adjustable-Switching-Regulated-Adjustments/dp/B08DJ1FDXV/ref=sr_1_3?keywords=Bench%2BPower%2BSupply&qid=1674944329&sr=8-3&th=1

https://www.ti.com/lit/ds/symlink/ucc28180.pdf?ts=1677163194308&ref_url=https%253A%252F%252Fwww.ti.com%252Fproduct%252FUCC28180%253FkeyMatch%253DUCC28180DR%2526tisearch%253Dsearch-everything%2526usecase%2526DOPN


https://www.ieee.org/about/corporate/governance/p7-8.html


### Appendix A  Requirement and Verification Table

#### Table II: Subsystem Requirements and Verifications

<table>
<thead>
<tr>
<th>Subsystem</th>
<th>Requirements</th>
<th>Verifications</th>
<th>Met?</th>
</tr>
</thead>
</table>
| Isolated Input Rectification & PFC | 1. The power factor of the subsystem must be greater than 0.9.  
2. The input current must meet or exceed IEC 61000-3-2 standards for harmonic current.  
3. The output voltage must be maintained between 60VDC and 80VDC.  
4. The input and output must be galvanically isolated. | 1. We can analyze the power factor using a power factor meter.  
2. A spectrum analyzer will allow us to measure harmonic current. We will need to reference the IEC 61000-3-2 document.  
3. We can easily measure this by oscilloscope or DMM.  
4. A continuity tester will determine if the transformer windings are isolated. | No |
| DC-DC Converter           | 1. The converter must convert the HV DC bus voltage to the specified output voltage between 5Vdc and 25Vdc within 1% static error at 50W.  
2. The converter must be able to respond to the MCU signal to enable and disable its output. | 1. The output voltage and current could be measured with an oscilloscope or a DMM.  
2. The fault can be simulated using a signal generator. The disconnection can be measured with an oscilloscope or continuity tester. | No |
| Case & Hardware | 1. The case must be able to contain all of the circuitry and allow mounting with adequate venting.  
2. The case must have displays, buttons, switches, and plugs for user interaction. | 1. This can be verified by inspection.  
2. We can verify with a DMM that the case is not electrically live. | Yes |
| Microcontroller Unit | 1. This system must process the voltage selection input and output a SPI bitstream for the DC-DC converter.  
2. This system must respond to the current sense signal and the thermal sense signals to produce and display a fault condition signal.  
3. This system must be able to process the set voltage and the measured current for display.  
4. This system must be able to appropriately determine and display an output enable signal based on the circuit conditions and the output enable button.  
5. The system must have connections for programming. | 1. The SPI bitstream can be verified by a logic analyzer, or by inspecting the DC-DC converter DAC output.  
2. Current overload and thermal overload conditions can be simulated using signal generators, the response can be observed by DMM.  
3. The display can be observed visually, or by logic analyzer, upon forcing MCU input signals with a signal generator.  
4. This can be done by inspecting the DC-DC converter or by using an LED.  
5. The programming success can be determined by the Arduino IDE. | No |
# Appendix B Schedule

## Table III: Final Project Schedule

<table>
<thead>
<tr>
<th>Week</th>
<th>Task</th>
<th>Person</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>February 19th-February 25th</strong></td>
<td>Order parts for prototyping and desoldering parts from scrap equipment</td>
<td>Everyone</td>
</tr>
<tr>
<td></td>
<td>LTspice simulation of power circuit</td>
<td>Cesar</td>
</tr>
<tr>
<td></td>
<td>Researching/developing microcontroller interface</td>
<td>Feroze</td>
</tr>
<tr>
<td></td>
<td>Verify design topology</td>
<td>Kevin</td>
</tr>
<tr>
<td><strong>February 26th-March 4th</strong></td>
<td>Start PCB Design</td>
<td>Everyone</td>
</tr>
<tr>
<td></td>
<td>Test PFC &gt; 0.9 using the power factor meter and revise circuit</td>
<td>Cesar</td>
</tr>
<tr>
<td></td>
<td>Verify SPI bitstream with a logic analyzer and inspect DC-Dc converter DAC output</td>
<td>Feroze</td>
</tr>
<tr>
<td></td>
<td>Verify Output Voltage bw 60 &amp; 80 VDC through oscilloscope and DMM</td>
<td>Kevin</td>
</tr>
<tr>
<td><strong>March 5th-March 11th</strong></td>
<td><strong>PCB Orders March 7th</strong></td>
<td>Everyone</td>
</tr>
<tr>
<td></td>
<td>Finalize PCB Design</td>
<td>Everyone</td>
</tr>
<tr>
<td></td>
<td>Measure harmonic current with spectrum analyzer</td>
<td>Cesar</td>
</tr>
<tr>
<td></td>
<td>Ensure input/output is galvanically isolated</td>
<td>Kevin</td>
</tr>
<tr>
<td></td>
<td>Simulate overload and thermal overload conditions using signal generators and observe through DMM</td>
<td>Feroze</td>
</tr>
<tr>
<td><strong>March 12th-March 18th</strong></td>
<td><strong>SPRING BREAK</strong></td>
<td>Everyone</td>
</tr>
<tr>
<td><strong>March 19th-March 25th</strong></td>
<td>Test converter takes HV to 5 and 25Vdc and is within 1% static error at 50W.</td>
<td>Cesar</td>
</tr>
<tr>
<td></td>
<td>Ensure converter is able to respond to the MCU signal and can enable and disable its output</td>
<td>Kevin</td>
</tr>
<tr>
<td></td>
<td>Test system is able to process the set voltage and the measured current for display</td>
<td>Feroze</td>
</tr>
<tr>
<td>Date Range</td>
<td>Task Description</td>
<td>Responsible(s)</td>
</tr>
<tr>
<td>--------------------</td>
<td>-----------------------------------------------------------------------------------</td>
<td>------------------</td>
</tr>
<tr>
<td>March 26th-April 1st</td>
<td>PCB Orders March 28th</td>
<td>Everyone</td>
</tr>
<tr>
<td></td>
<td>Make final adjustments to PCB board</td>
<td>Kevin</td>
</tr>
<tr>
<td></td>
<td>Ensure MCU is able to appropriately determine and display an output enable signal based on the circuit conditions and the output enable button</td>
<td>Cesar &amp; Feroze</td>
</tr>
<tr>
<td>April 2nd-April 8th</td>
<td>Finalize MCU testing and ensure the system has the connections for programming</td>
<td>Everyone</td>
</tr>
<tr>
<td>April 9th-April 15th</td>
<td>Fault detection simulations</td>
<td>Cesar</td>
</tr>
<tr>
<td></td>
<td>Thermal Sense protection simulations</td>
<td>Feroze</td>
</tr>
<tr>
<td></td>
<td>Integral tests on subdivision components</td>
<td>Kevin</td>
</tr>
<tr>
<td>April 16th-April 22nd</td>
<td>Mock Demo</td>
<td>Everyone</td>
</tr>
<tr>
<td></td>
<td>Final adjustments to MCU</td>
<td>Feroze</td>
</tr>
<tr>
<td></td>
<td>Revisions to PCB Design</td>
<td>Kevin</td>
</tr>
<tr>
<td></td>
<td>Further Integral tests on subdivision components</td>
<td>Cesar</td>
</tr>
<tr>
<td>April 23rd-April 29th</td>
<td>Final Demo and attend Mock Presentation</td>
<td>Everyone</td>
</tr>
<tr>
<td>April 30th-May 4th</td>
<td>Last minute adjustments for Final Presentation and work on Final Paper</td>
<td>Everyone</td>
</tr>
</tbody>
</table>